Join our team. We’re hiring FPGA engineers in FL and MD. APPLY NOW

Designing with the Versal Adaptive SoC: Network on Chip

Course Code: ACAP-NOC

This course introduces the AMD Versal network on chip (NoC) to users familiar with other SoC architectures. Besides providing an overview of the major components in the Versal device, the course illustrates how the NoC is used to efficiently move data within the device.

The emphasis of this course is on:

  • Enumerating the major components comprising the NoC architecture in the Versal adaptive SoC
  • Implementing a basic design using the NoC
  • Configuring the NoC for efficient data movement

Click here for more information about the AMD Versal adaptive SoC (formerly ACAP).

See Course Outline

Scheduled Classes

No Scheduled Sessions - Contact Us to ask about setting one up!

View our Full Calendar for class date status.
(Confirmed, Closed, Full)

Training Duration:

1 Day

Looking for the No-Cost workshop? Go here.

Be the first to know. Sign up for our newsletter.

Who should attend:

Hardware developers and system architects — whether migrating from existing AMD SoC devices or starting out with the Versal devices.

Software Tools

  • Vivado Design Suite
  • Vitis Unified IDE

Hardware

  • Architecture: Versal adaptive SoCs

Skills Gained

After completing this comprehensive training, you will know how to:

  • Identify the major network on chip components in the AMD Versal architecture
  • Include the necessary components to access the NoC from the PL
  • Configure connection QoS for efficient data movement

Course Outline

Please note: The instructor may change the content order to provide a better learning experience.

Updated 03-12-2025
©2025 Advanced Micro Devices, Inc. Xilinx, Inc. is now part of AMD. Xilinx, the Xilinx logo, AMD, the AMD Arrow logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc.