Designing with the Versal Adaptive SoC: Network on Chip
Designing with the Versal Adaptive SoC: Network on Chip
Course Code: ACAP-NOC
This course introduces the AMD Versal network on chip (NoC) to users familiar with other SoC architectures. Besides providing an overview of the major components in the Versal device, the course illustrates how the NoC is used to efficiently move data within the device.
The emphasis of this course is on:
- Enumerating the major components comprising the NoC architecture in the Versal adaptive SoC
- Implementing a basic design using the NoC
- Configuring the NoC for efficient data movement
Click here for more information about the AMD Versal adaptive SoC (formerly ACAP).
Scheduled Classes
No Scheduled Sessions - Contact Us to ask about setting one up!
Looking for the No-Cost workshop? Go here.
Be the first to know. Sign up for our newsletter.
Who should attend:
Hardware developers and system architects — whether migrating from existing AMD SoC devices or starting out with the Versal devices.
Software Tools
- Vivado Design Suite
- Vitis Unified IDE
Hardware
- Architecture: Versal adaptive SoCs
Skills Gained
After completing this comprehensive training, you will know how to:
- Identify the major network on chip components in the AMD Versal architecture
- Include the necessary components to access the NoC from the PL
- Configure connection QoS for efficient data movement
Course Outline
Please note: The instructor may change the content order to provide a better learning experience.
Prerequisites:
- Any SoC or Versal adaptive SoC architecture course
- Familiarity with the Vivado Design Suite
- Familiarity with the Vitis Unified IDE
RELATED COURSES:
- Designing with the Versal Adaptive SoC: Architecture
- Designing with Versal AI Engine 1: Architecture and Design Flow
- Designing with Versal AI Engine 2: Graph Programming with AI Engine Kernels
- Designing with Versal AI Engine 3: Kernel Programming and Optimization
- Design with the Versal Adaptive SoC: Power and Board Design